Google | Bengaluru, Karnataka, India. Minimum qualifications: Bachelor’s degree in Electrical Engineering or Computer Engineering, or equivalent practical experience. 15 years of experience in ASIC RTL design integration. Experience in Verilog or Systemverilog coding. Experience in High performance design, Multi power domains with clocking of multiple SoCs with silicon. Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
Locations
Bengaluru, Karnataka, India
Salary
Salary not disclosed
Skills Required
Verilog codingadvanced (Programming)
Systemverilog codingadvanced (Programming)
High performance designadvanced (Design)
Multi power domainsadvanced (Design)
Clocking of multiple SoCsadvanced (Design)
ASIC design methodologiesadvanced (Design)
Lintadvanced (Verification)
CDC/RDCadvanced (Verification)
Synthesisadvanced (Design)
Design for testing (DFT) ATPG/Memory BISTadvanced (Testing)
Unified Power Format (UPF)advanced (Power Management)
Low Power Optimization/Estimationadvanced (Power Management)
Required Qualifications
Bachelor’s degree (degree in Electrical Engineering or Computer Engineering)
Master’s degree (degree in Electrical Engineering or Computer Engineering)
Responsibilities
Lead a team of ASIC Register-Transfer Level (RTL) engineers on Sub-system and chip-level Integration activities including planning tasks, hold code and design reviews, code development of features.
Interact closely with the architecture team and develop implementation (e.g., microarchitecture and coding) strategies to meet quality, schedule and Power Performance Area (PPA) for Sub-system/chip-level integration.
Work with the cross-functional team of Verification, Design for Test, Physical Design and Software teams to make design decisions and represent project status throughout the development process.
Benefits
Equal Opportunity: Google is proud to be an equal opportunity and affirmative action employer committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity.