Silicon Networking RTL Design Senior Engineer, Google Cloud

Google

full-time

Posted: October 1, 2023

Number of Vacancies: 1

Job Description

Google | Bengaluru, Karnataka, India. Mid experience. Minimum qualifications: Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience. 8 years of experience in ASIC development with Verilog/SystemVerilog, VHDL. Experience with ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT). Experience in micro-architecture and design of IPs and subsystems in Networking domain such as packet processing, bandwidth management, congestion control, etc. In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems. In this role, you will be part of a team developing ASICs used to accelerate and improve traffic efficiency in data centers. You will collaborate with members of architecture, verification, power and performance, physical design, etc. to specify and deliver high quality designs for next generation data center accelerators. You'll solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind.

Locations

  • Bengaluru, Karnataka, India

Salary

Salary not disclosed

Estimated Salary Rangemedium confidence

80,000,000 - 120,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • ASIC development with Verilog/SystemVerilog, VHDLadvanced (Hardware Design)
  • ASIC design verificationadvanced (Verification)
  • Synthesisadvanced (Hardware Design)
  • Timing/power analysisadvanced (Hardware Design)
  • Design for Testing (DFT)advanced (Hardware Design)
  • Micro-architecture designadvanced (Architecture)
  • Networking IPs and subsystems (packet processing, bandwidth management, congestion control)advanced (Networking)
  • Scripting languages (Python or Perl)intermediate (Programming)

Required Qualifications

  • Bachelor's degree (degree in Electrical Engineering, Computer Engineering, Computer Science, or related field, 4 years)
  • ASIC development (experience, 8 years)

Responsibilities

  • Own microarchitecture and implementation of complex IPs and subsystems in the Networking domain
  • Work with Architecture, Firmware, and Software teams to drive feature closure and develop micro-architecture specifications
  • Drive design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams
  • Identify and lead power, performance, and area improvements for the domains owned

Benefits

  • Equal Opportunity: Google is proud to be an equal opportunity and affirmative action employer committed to building a workforce representative of the users served
  • Culture: Creating a culture of belonging and providing equal employment opportunity regardless of protected characteristics
  • Accommodations: Accommodations available for applicants with needs; complete the Accommodations for Applicants form

Documents

Application Instructions

Apply through Google Careers portal; information collected subject to Google's Applicant and Candidate Privacy Policy

Tags & Categories

ASICNetworkingHardwareTPUGoogle CloudEngineeringHardware DesignSilicon Engineering
PrivacyTerms & ConditionsAbout UsRefund PolicyRecruiter Login

© 2025 Pro Partners. All rights reserved.