Resume and JobRESUME AND JOB
Advanced Micro Devices (AMD), Inc logo

Lead Full Chip timing, STA Expertise

Advanced Micro Devices (AMD), Inc

Engineering Jobs

Lead Full Chip timing, STA Expertise

full-timePosted: Sep 18, 2025

Job Description

Lead Full Chip timing, STA Expertise

Location: Bangalore, India

Job ID: 71587 • Posted: 9/18/2025

Employment Type: FULL TIME


WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. PMTS SILICON DESIGN ENGINEER THE ROLE: The position will involve working with a very experienced physical design team of Server SOC and is responsible for full chip timing, constraints and signoff s to meet challenging goals for frequency, power and other design requirements for AMD next generation processors in a fast-paced environment on cutting edge technology.   THE PERSON: Engineer with good attitude who seeks new challenges and has good analytical and and problem-solving skills. Candidate needs to have the ability and desire to learn quickly and should be a good team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. KEY RESPONSIBILITIES: Working on full chip static timing analysis setup and signoff of multi-corner multi-voltage designs, constraints, Owning timing execution to meet timing requirements including timing budgeting, repeater planning, constraints/exceptions generation and management Areas of focus include Timing analysis and verification, extraction and noise glitch analysis, Constraints Engaging closely with Design teams to understand the design and convergence challenges and providing ECOs with a focus on PPA and TAT optimizations. Hierarchical timing analysis and convergence at block, section and fullchip level. Understanding CTS strategies, LVF/POCV variations and providing feedback to the implementation/methodology teams. PREFERRED EXPERIENCE: 16+ years of professional experience in Constraints generation, STA, full chip timing and physical design, preferably with high performance designs. Demonstrated ability in areas of Timing analysis, timing convergence, SI/Noise analysis, Signoff quality (PVT, process variation effects, guardbanding, etc), Timing ECOs, PV/Noise modelling, .libs, is a must. Multi-voltage scenarios design handling knowledge is expected. STA closure/convergence execution on Low power designs is an added advantage. Expertise in industry standard EDA tools (Primetime) Hands-on experience with Physical Design implementation is a plus Proficiency in scripting language, such as, Perl and Tcl. Versatility with scripts to automate design flow, analysis Strong communication skills, ability to multi-task across projects, and work with geographically spread-out teams Experience in 16/14/10/7/5/3nm nodes Good understanding of computer organization/architecture is preferred. Strong analytical/problem solving skills and pronounced attention to details ACADEMIC CREDENTIALS: Bachelor’s or Master’s degree in related discipline preferred #LI-PK2 Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Source: AMD Careers • Apply directly on official site.

Locations

  • #102-103, Export Promotion Industrial Park, Bangalore, Karnataka, India 560066

Salary

Estimated Salary Rangehigh confidence

35,000,000 - 55,000,000 INR / yearly

Source: xAI estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • Engineeringintermediate

Target Your Resume for "Lead Full Chip timing, STA Expertise" , Advanced Micro Devices (AMD), Inc

Get personalized recommendations to optimize your resume specifically for Lead Full Chip timing, STA Expertise. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Lead Full Chip timing, STA Expertise" , Advanced Micro Devices (AMD), Inc

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

AMDSemiconductorEngineeringIndiaEngineeringEngineering

Answer 10 quick questions to check your fit for Lead Full Chip timing, STA Expertise @ Advanced Micro Devices (AMD), Inc.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.

Advanced Micro Devices (AMD), Inc logo

Lead Full Chip timing, STA Expertise

Advanced Micro Devices (AMD), Inc

Engineering Jobs

Lead Full Chip timing, STA Expertise

full-timePosted: Sep 18, 2025

Job Description

Lead Full Chip timing, STA Expertise

Location: Bangalore, India

Job ID: 71587 • Posted: 9/18/2025

Employment Type: FULL TIME


WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. PMTS SILICON DESIGN ENGINEER THE ROLE: The position will involve working with a very experienced physical design team of Server SOC and is responsible for full chip timing, constraints and signoff s to meet challenging goals for frequency, power and other design requirements for AMD next generation processors in a fast-paced environment on cutting edge technology.   THE PERSON: Engineer with good attitude who seeks new challenges and has good analytical and and problem-solving skills. Candidate needs to have the ability and desire to learn quickly and should be a good team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. KEY RESPONSIBILITIES: Working on full chip static timing analysis setup and signoff of multi-corner multi-voltage designs, constraints, Owning timing execution to meet timing requirements including timing budgeting, repeater planning, constraints/exceptions generation and management Areas of focus include Timing analysis and verification, extraction and noise glitch analysis, Constraints Engaging closely with Design teams to understand the design and convergence challenges and providing ECOs with a focus on PPA and TAT optimizations. Hierarchical timing analysis and convergence at block, section and fullchip level. Understanding CTS strategies, LVF/POCV variations and providing feedback to the implementation/methodology teams. PREFERRED EXPERIENCE: 16+ years of professional experience in Constraints generation, STA, full chip timing and physical design, preferably with high performance designs. Demonstrated ability in areas of Timing analysis, timing convergence, SI/Noise analysis, Signoff quality (PVT, process variation effects, guardbanding, etc), Timing ECOs, PV/Noise modelling, .libs, is a must. Multi-voltage scenarios design handling knowledge is expected. STA closure/convergence execution on Low power designs is an added advantage. Expertise in industry standard EDA tools (Primetime) Hands-on experience with Physical Design implementation is a plus Proficiency in scripting language, such as, Perl and Tcl. Versatility with scripts to automate design flow, analysis Strong communication skills, ability to multi-task across projects, and work with geographically spread-out teams Experience in 16/14/10/7/5/3nm nodes Good understanding of computer organization/architecture is preferred. Strong analytical/problem solving skills and pronounced attention to details ACADEMIC CREDENTIALS: Bachelor’s or Master’s degree in related discipline preferred #LI-PK2 Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Source: AMD Careers • Apply directly on official site.

Locations

  • #102-103, Export Promotion Industrial Park, Bangalore, Karnataka, India 560066

Salary

Estimated Salary Rangehigh confidence

35,000,000 - 55,000,000 INR / yearly

Source: xAI estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • Engineeringintermediate

Target Your Resume for "Lead Full Chip timing, STA Expertise" , Advanced Micro Devices (AMD), Inc

Get personalized recommendations to optimize your resume specifically for Lead Full Chip timing, STA Expertise. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Lead Full Chip timing, STA Expertise" , Advanced Micro Devices (AMD), Inc

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

AMDSemiconductorEngineeringIndiaEngineeringEngineering

Answer 10 quick questions to check your fit for Lead Full Chip timing, STA Expertise @ Advanced Micro Devices (AMD), Inc.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.