Resume and JobRESUME AND JOB
Advanced Micro Devices (AMD), Inc logo

Memory PHY RTL Design Engineer

Advanced Micro Devices (AMD), Inc

Memory PHY RTL Design Engineer

Advanced Micro Devices (AMD), Inc logo

Advanced Micro Devices (AMD), Inc

full-time

Posted: November 11, 2025

Number of Vacancies: 1

Job Description

Memory PHY RTL Design Engineer

Location: Santa Clara, California

Job ID: 73805 • Posted: 11/12/2025

Employment Type: FULL TIME


WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: The Memory PHY team is looking for a passionate and experienced Design Engineer for RTL and Firmware development of high-speed LPDDR, DDR IPs. Be a part of the definition, design and development phase of industry-leading Memory PHYs and interface IP. This opportunity includes creation of new IO designs as well as working on multiple designs and enhancing methodologies in parallel. Be a part of a team that delivers Industry leading IP and help our experts in RTL, FW, circuit, and architecture teams develop leading edge and differentiating IPs. THE PERSON:  You have a passion for modern, complex processor architecture, digital design, and verification in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems. KEY RESPONSIBILITIES:  RTL design for memory I/O PHY Digital Architecture development from pathfinding, coding, verification to physical implementation PHY link layer design, implementation & verification with Analog and System architect. PHY Analog/Digital co-design Digital design and RTL coding Timing Synthesis & Drive Physical implementation Collaborate with architects, hardware engineers, and firmware engineers to understand the new features Estimate the time required to write the new feature tests and any required changes to the test environment Build the unit tests Debug design failures to determine the root cause; work with DV and firmware engineers to resolve design defects and correct any test issues   PREFERRED EXPERIENCE:  Digital design engineering experience Experienced with Verilog, System Verilog, C, and C++ Excellent knowledge of Verilog, System Verilog and a scripting language; experience with Python, Perl and TCL is a plus Knowledge of clocking architectures, synchronization, and CDC methodology Experience with synthesis, Timing closure SERDES, DDR, Memory Controller, or MAC Design experience is preferred Proficient in debugging firmware and RTL code using simulation tools Strong understanding of computer organization/architecture. Mixed signal RTL, Low power design experience is a plus Exposure to leadership or mentorship is an asset   ACADEMIC CREDENTIALS:  Bachelors or Masters degree in computer engineering/Electrical Engineering LOCATION: Santa Clara, CA or Boxborough, MA #LI-SC3 #LI-HYBRID Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Source: AMD Careers • Apply directly on official site.

Locations

  • 2485 Augustine Drive, Santa Clara, California, United States 95054

Salary

Salary not disclosed

Estimated Salary Rangehigh confidence

160,000 - 220,000 USD / yearly

Source: xAI estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • Engineeringintermediate

Target Your Resume for "Memory PHY RTL Design Engineer" , Advanced Micro Devices (AMD), Inc

Get personalized recommendations to optimize your resume specifically for Memory PHY RTL Design Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Memory PHY RTL Design Engineer" , Advanced Micro Devices (AMD), Inc

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

AMDSemiconductorEngineeringUnited StatesEngineeringEngineering

Related Jobs You May Like

No related jobs found at the moment.

Advanced Micro Devices (AMD), Inc logo

Memory PHY RTL Design Engineer

Advanced Micro Devices (AMD), Inc

Memory PHY RTL Design Engineer

Advanced Micro Devices (AMD), Inc logo

Advanced Micro Devices (AMD), Inc

full-time

Posted: November 11, 2025

Number of Vacancies: 1

Job Description

Memory PHY RTL Design Engineer

Location: Santa Clara, California

Job ID: 73805 • Posted: 11/12/2025

Employment Type: FULL TIME


WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: The Memory PHY team is looking for a passionate and experienced Design Engineer for RTL and Firmware development of high-speed LPDDR, DDR IPs. Be a part of the definition, design and development phase of industry-leading Memory PHYs and interface IP. This opportunity includes creation of new IO designs as well as working on multiple designs and enhancing methodologies in parallel. Be a part of a team that delivers Industry leading IP and help our experts in RTL, FW, circuit, and architecture teams develop leading edge and differentiating IPs. THE PERSON:  You have a passion for modern, complex processor architecture, digital design, and verification in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems. KEY RESPONSIBILITIES:  RTL design for memory I/O PHY Digital Architecture development from pathfinding, coding, verification to physical implementation PHY link layer design, implementation & verification with Analog and System architect. PHY Analog/Digital co-design Digital design and RTL coding Timing Synthesis & Drive Physical implementation Collaborate with architects, hardware engineers, and firmware engineers to understand the new features Estimate the time required to write the new feature tests and any required changes to the test environment Build the unit tests Debug design failures to determine the root cause; work with DV and firmware engineers to resolve design defects and correct any test issues   PREFERRED EXPERIENCE:  Digital design engineering experience Experienced with Verilog, System Verilog, C, and C++ Excellent knowledge of Verilog, System Verilog and a scripting language; experience with Python, Perl and TCL is a plus Knowledge of clocking architectures, synchronization, and CDC methodology Experience with synthesis, Timing closure SERDES, DDR, Memory Controller, or MAC Design experience is preferred Proficient in debugging firmware and RTL code using simulation tools Strong understanding of computer organization/architecture. Mixed signal RTL, Low power design experience is a plus Exposure to leadership or mentorship is an asset   ACADEMIC CREDENTIALS:  Bachelors or Masters degree in computer engineering/Electrical Engineering LOCATION: Santa Clara, CA or Boxborough, MA #LI-SC3 #LI-HYBRID Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Source: AMD Careers • Apply directly on official site.

Locations

  • 2485 Augustine Drive, Santa Clara, California, United States 95054

Salary

Salary not disclosed

Estimated Salary Rangehigh confidence

160,000 - 220,000 USD / yearly

Source: xAI estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • Engineeringintermediate

Target Your Resume for "Memory PHY RTL Design Engineer" , Advanced Micro Devices (AMD), Inc

Get personalized recommendations to optimize your resume specifically for Memory PHY RTL Design Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Memory PHY RTL Design Engineer" , Advanced Micro Devices (AMD), Inc

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

AMDSemiconductorEngineeringUnited StatesEngineeringEngineering

Related Jobs You May Like

No related jobs found at the moment.