Resume and JobRESUME AND JOB
Advanced Micro Devices (AMD), Inc logo

Physical Design Engineer - Full Chip Floorplanning

Advanced Micro Devices (AMD), Inc

Engineering Jobs

Physical Design Engineer - Full Chip Floorplanning

full-timePosted: Oct 15, 2025

Job Description

Physical Design Engineer - Full Chip Floorplanning

Location: MARKHAM, Canada

Job ID: 72427 • Posted: 10/15/2025

Employment Type: FULL TIME


WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: We are seeking an adaptive, self-motivated Physical Design Engineer to join our growing team. As a key contributor, you will help drive AMD’s capabilities in delivering high-performance, power-efficient silicon solutions. The Physical Design team values continuous technical innovation and supports professional growth through challenging projects and collaborative success. In this role, you will be responsible for full-chip floorplanning, physical implementation, timing closure, and power optimization across complex SoC designs. THE PERSON: You are passionate about modern, complex processor architectures and bring deep expertise in physical implementation flows. You have experience in full-chip floorplanning, synthesis, place and route, timing closure, and power optimization. You are a collaborative team player with strong communication skills and a history of working across geographies and disciplines. You possess excellent analytical and problem-solving abilities, are eager to learn, and thrive in tackling complex design challenges.   KEY RESPONSIBILITIES:  Define chip-level partitioning, block placement strategy, and macro integration to meet design and performance goals Demonstrate hands-on expertise in full-chip floorplanning, including feedthrough topology planning, repeater insertion, top-level port/pin assignment and alignment, and source-synchronous bus layout Optimize full-chip floorplan for timing, power, and area across the entire chip Collaborate closely with RTL, physical design, and architecture teams to gather and implement design requirements effectively Conduct layout feasibility studies through what-if analysis and trade-off evaluations Utilize industry-standard EDA tools such as Cadence Innovus, Synopsys ICC, and Calibre for physical implementation and verification Develop and maintain automation scripts using Tcl, Perl, and Python to enhance floorplanning efficiency and consistency Apply low-power design techniques; familiarity with voltage domain crossing checks is a strong asset   PREFERRED EXPERIENCE:  Extensive experience in SoC implementation and tapeout Strong expertise in physical design methodologies and flows Proficient with Synopsys Fusion Compiler (FC) Solid understanding of SoC architecture and design, including AXI buses, source synchronous design, and test design Highly committed to meeting project milestones with high-quality timing constraint delivery Experienced in complex SoC full-chip timing floorplanning and timing quality checks Excellent communication skills; capable of working independently and collaboratively within a team Proven ability to collaborate effectively with IP and PD teams for timing closure Demonstrated leadership and strong teamwork capabilities Skilled in script development using Perl and Shell; experienced in Verilog RTL design  ACADEMIC CREDENTIALS:  Bachelor’s or Master’s degree in Computer Engineering or Electrical Engineering LOCATION: Markham, ON #LI-IA1 #LI-Hybrid Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Source: AMD Careers • Apply directly on official site.

Locations

  • 33 Commerce Valley Drive, MARKHAM, Ontario, Canada L3T 7N6

Salary

Estimated Salary Rangehigh confidence

120,000 - 180,000 CAD / yearly

Source: xAI estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • Engineeringintermediate

Target Your Resume for "Physical Design Engineer - Full Chip Floorplanning" , Advanced Micro Devices (AMD), Inc

Get personalized recommendations to optimize your resume specifically for Physical Design Engineer - Full Chip Floorplanning. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Physical Design Engineer - Full Chip Floorplanning" , Advanced Micro Devices (AMD), Inc

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

AMDSemiconductorEngineeringCanadaEngineeringEngineering

Answer 10 quick questions to check your fit for Physical Design Engineer - Full Chip Floorplanning @ Advanced Micro Devices (AMD), Inc.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.

Advanced Micro Devices (AMD), Inc logo

Physical Design Engineer - Full Chip Floorplanning

Advanced Micro Devices (AMD), Inc

Engineering Jobs

Physical Design Engineer - Full Chip Floorplanning

full-timePosted: Oct 15, 2025

Job Description

Physical Design Engineer - Full Chip Floorplanning

Location: MARKHAM, Canada

Job ID: 72427 • Posted: 10/15/2025

Employment Type: FULL TIME


WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: We are seeking an adaptive, self-motivated Physical Design Engineer to join our growing team. As a key contributor, you will help drive AMD’s capabilities in delivering high-performance, power-efficient silicon solutions. The Physical Design team values continuous technical innovation and supports professional growth through challenging projects and collaborative success. In this role, you will be responsible for full-chip floorplanning, physical implementation, timing closure, and power optimization across complex SoC designs. THE PERSON: You are passionate about modern, complex processor architectures and bring deep expertise in physical implementation flows. You have experience in full-chip floorplanning, synthesis, place and route, timing closure, and power optimization. You are a collaborative team player with strong communication skills and a history of working across geographies and disciplines. You possess excellent analytical and problem-solving abilities, are eager to learn, and thrive in tackling complex design challenges.   KEY RESPONSIBILITIES:  Define chip-level partitioning, block placement strategy, and macro integration to meet design and performance goals Demonstrate hands-on expertise in full-chip floorplanning, including feedthrough topology planning, repeater insertion, top-level port/pin assignment and alignment, and source-synchronous bus layout Optimize full-chip floorplan for timing, power, and area across the entire chip Collaborate closely with RTL, physical design, and architecture teams to gather and implement design requirements effectively Conduct layout feasibility studies through what-if analysis and trade-off evaluations Utilize industry-standard EDA tools such as Cadence Innovus, Synopsys ICC, and Calibre for physical implementation and verification Develop and maintain automation scripts using Tcl, Perl, and Python to enhance floorplanning efficiency and consistency Apply low-power design techniques; familiarity with voltage domain crossing checks is a strong asset   PREFERRED EXPERIENCE:  Extensive experience in SoC implementation and tapeout Strong expertise in physical design methodologies and flows Proficient with Synopsys Fusion Compiler (FC) Solid understanding of SoC architecture and design, including AXI buses, source synchronous design, and test design Highly committed to meeting project milestones with high-quality timing constraint delivery Experienced in complex SoC full-chip timing floorplanning and timing quality checks Excellent communication skills; capable of working independently and collaboratively within a team Proven ability to collaborate effectively with IP and PD teams for timing closure Demonstrated leadership and strong teamwork capabilities Skilled in script development using Perl and Shell; experienced in Verilog RTL design  ACADEMIC CREDENTIALS:  Bachelor’s or Master’s degree in Computer Engineering or Electrical Engineering LOCATION: Markham, ON #LI-IA1 #LI-Hybrid Benefits offered are described: AMD benefits at a glance. AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

Source: AMD Careers • Apply directly on official site.

Locations

  • 33 Commerce Valley Drive, MARKHAM, Ontario, Canada L3T 7N6

Salary

Estimated Salary Rangehigh confidence

120,000 - 180,000 CAD / yearly

Source: xAI estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • Engineeringintermediate

Target Your Resume for "Physical Design Engineer - Full Chip Floorplanning" , Advanced Micro Devices (AMD), Inc

Get personalized recommendations to optimize your resume specifically for Physical Design Engineer - Full Chip Floorplanning. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Physical Design Engineer - Full Chip Floorplanning" , Advanced Micro Devices (AMD), Inc

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

AMDSemiconductorEngineeringCanadaEngineeringEngineering

Answer 10 quick questions to check your fit for Physical Design Engineer - Full Chip Floorplanning @ Advanced Micro Devices (AMD), Inc.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.