Resume and JobRESUME AND JOB
Apple logo

Design Verification Engineer for Cellular SoC (m/f/d)

Apple

Engineering Jobs

Design Verification Engineer for Cellular SoC (m/f/d)

full-timePosted: Oct 20, 2025

Job Description

Imagine what you could do here. At Apple, new insights have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job, and there's no telling what you could accomplish. Hard-working people and inspiring, innovative technologies are the norms here. Enter a multifunctional role as a Design Verification Engineer in our team. We are at the center of the IP and full-chip verification effort within a silicon design group responsible for verifying the state-of-the-art Cellular RF SoCs. This position requires someone comfortable with diving into HW design and verification engineering. You will need a fundamental understanding of HW and SW design, as well as the eagerness to do hands-on verification. The cool thing is, once you crack the design verification world, it will potentiate your knowledge of HW/SW systems in the RF world. We will introduce you to assertion-based verification, simulation acceleration, and formal methods. You will learn special verification languages as universal verification methodology (UVM) or formal description languages, like SVA, flanked by AI-based approaches. Our team is a very strong cellular hardware design verification team with very good individual communication. You will work in a strong team setup with a lot of interpersonal interaction that will help you to get a very wide understanding of our work, as well as the sub-system and system integration into RF modems. You will build metric-driven verification plans from specifications, review them, and refine them to achieve coverage targets. You will define functional verification requirements based on design requirements and architect and develop UVM-based, highly reusable test benches starting from different components over a cluster into SoC levels.

Locations

  • Munich, Bavaria-Bayern, Germany 80335

Salary

Estimated Salary Rangemedium confidence

25,000,000 - 50,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • fundamental understanding of HW designintermediate
  • fundamental understanding of SW designintermediate
  • hands-on verificationintermediate
  • assertion-based verificationintermediate
  • simulation accelerationintermediate
  • formal methodsintermediate
  • universal verification methodology (UVM)intermediate
  • formal description languages (SVA)intermediate
  • AI-based approachesintermediate
  • cellular hardware design verificationintermediate
  • individual communicationintermediate
  • interpersonal interactionintermediate
  • building metric-driven verification plansintermediate
  • reviewing verification plansintermediate
  • refining verification plansintermediate
  • achieving coverage targetsintermediate
  • defining functional verification requirementsintermediate
  • architecting UVM-based test benchesintermediate
  • developing highly reusable test benchesintermediate

Required Qualifications

  • Proven experience in taping out SoC systems with embedded processor cores and hands-on verification experience in UVM environments. (experience)
  • Strong collaborative work experience with system, design, and firmware teams. (experience)
  • Verification and Validation approach, as well as outstanding sense and commitment to the quality of deliverables (experience)
  • A detective skill for finding bugs and weaknesses (experience)
  • Having a good view of the definition and design process of a chip (experience)
  • Holistically thinking beyond the design verification domain boundaries (experience)
  • Good interpersonal and communication skills (experience)
  • English language proficiency is required for this position (experience)

Preferred Qualifications

  • Bachelor's or Master's (or higher degree) in Electrical Engineering or Communication Engineering with extensive years of working experience. (experience)
  • System know-how in the cellular RF transceiver domain is a plus (experience)
  • Proficiency in RISC-V architecture, encompassing design, verification, and programming, is highly valued (experience)
  • Knowledge of assertion-based verification would be nice to have (experience)
  • Ideally, you worked on system/IP definition, system/IP validation, system/IP design, system/IP testing, or similar (experience)
  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. (experience)

Responsibilities

  • You will need a fundamental understanding of HW and SW design, as well as the eagerness to do hands-on verification. The cool thing is, once you crack the design verification world, it will potentiate your knowledge of HW/SW systems in the RF world. We will introduce you to assertion-based verification, simulation acceleration, and formal methods.
  • You will learn special verification languages as universal verification methodology (UVM) or formal description languages, like SVA, flanked by AI-based approaches.
  • Our team is a very strong cellular hardware design verification team with very good individual communication. You will work in a strong team setup with a lot of interpersonal interaction that will help you to get a very wide understanding of our work, as well as the sub-system and system integration into RF modems. You will build metric-driven verification plans from specifications, review them, and refine them to achieve coverage targets. You will define functional verification requirements based on design requirements and architect and develop UVM-based, highly reusable test benches starting from different components over a cluster into SoC levels.

Target Your Resume for "Design Verification Engineer for Cellular SoC (m/f/d)" , Apple

Get personalized recommendations to optimize your resume specifically for Design Verification Engineer for Cellular SoC (m/f/d). Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Design Verification Engineer for Cellular SoC (m/f/d)" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for Design Verification Engineer for Cellular SoC (m/f/d) @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.

Apple logo

Design Verification Engineer for Cellular SoC (m/f/d)

Apple

Engineering Jobs

Design Verification Engineer for Cellular SoC (m/f/d)

full-timePosted: Oct 20, 2025

Job Description

Imagine what you could do here. At Apple, new insights have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job, and there's no telling what you could accomplish. Hard-working people and inspiring, innovative technologies are the norms here. Enter a multifunctional role as a Design Verification Engineer in our team. We are at the center of the IP and full-chip verification effort within a silicon design group responsible for verifying the state-of-the-art Cellular RF SoCs. This position requires someone comfortable with diving into HW design and verification engineering. You will need a fundamental understanding of HW and SW design, as well as the eagerness to do hands-on verification. The cool thing is, once you crack the design verification world, it will potentiate your knowledge of HW/SW systems in the RF world. We will introduce you to assertion-based verification, simulation acceleration, and formal methods. You will learn special verification languages as universal verification methodology (UVM) or formal description languages, like SVA, flanked by AI-based approaches. Our team is a very strong cellular hardware design verification team with very good individual communication. You will work in a strong team setup with a lot of interpersonal interaction that will help you to get a very wide understanding of our work, as well as the sub-system and system integration into RF modems. You will build metric-driven verification plans from specifications, review them, and refine them to achieve coverage targets. You will define functional verification requirements based on design requirements and architect and develop UVM-based, highly reusable test benches starting from different components over a cluster into SoC levels.

Locations

  • Munich, Bavaria-Bayern, Germany 80335

Salary

Estimated Salary Rangemedium confidence

25,000,000 - 50,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • fundamental understanding of HW designintermediate
  • fundamental understanding of SW designintermediate
  • hands-on verificationintermediate
  • assertion-based verificationintermediate
  • simulation accelerationintermediate
  • formal methodsintermediate
  • universal verification methodology (UVM)intermediate
  • formal description languages (SVA)intermediate
  • AI-based approachesintermediate
  • cellular hardware design verificationintermediate
  • individual communicationintermediate
  • interpersonal interactionintermediate
  • building metric-driven verification plansintermediate
  • reviewing verification plansintermediate
  • refining verification plansintermediate
  • achieving coverage targetsintermediate
  • defining functional verification requirementsintermediate
  • architecting UVM-based test benchesintermediate
  • developing highly reusable test benchesintermediate

Required Qualifications

  • Proven experience in taping out SoC systems with embedded processor cores and hands-on verification experience in UVM environments. (experience)
  • Strong collaborative work experience with system, design, and firmware teams. (experience)
  • Verification and Validation approach, as well as outstanding sense and commitment to the quality of deliverables (experience)
  • A detective skill for finding bugs and weaknesses (experience)
  • Having a good view of the definition and design process of a chip (experience)
  • Holistically thinking beyond the design verification domain boundaries (experience)
  • Good interpersonal and communication skills (experience)
  • English language proficiency is required for this position (experience)

Preferred Qualifications

  • Bachelor's or Master's (or higher degree) in Electrical Engineering or Communication Engineering with extensive years of working experience. (experience)
  • System know-how in the cellular RF transceiver domain is a plus (experience)
  • Proficiency in RISC-V architecture, encompassing design, verification, and programming, is highly valued (experience)
  • Knowledge of assertion-based verification would be nice to have (experience)
  • Ideally, you worked on system/IP definition, system/IP validation, system/IP design, system/IP testing, or similar (experience)
  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. (experience)

Responsibilities

  • You will need a fundamental understanding of HW and SW design, as well as the eagerness to do hands-on verification. The cool thing is, once you crack the design verification world, it will potentiate your knowledge of HW/SW systems in the RF world. We will introduce you to assertion-based verification, simulation acceleration, and formal methods.
  • You will learn special verification languages as universal verification methodology (UVM) or formal description languages, like SVA, flanked by AI-based approaches.
  • Our team is a very strong cellular hardware design verification team with very good individual communication. You will work in a strong team setup with a lot of interpersonal interaction that will help you to get a very wide understanding of our work, as well as the sub-system and system integration into RF modems. You will build metric-driven verification plans from specifications, review them, and refine them to achieve coverage targets. You will define functional verification requirements based on design requirements and architect and develop UVM-based, highly reusable test benches starting from different components over a cluster into SoC levels.

Target Your Resume for "Design Verification Engineer for Cellular SoC (m/f/d)" , Apple

Get personalized recommendations to optimize your resume specifically for Design Verification Engineer for Cellular SoC (m/f/d). Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Design Verification Engineer for Cellular SoC (m/f/d)" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for Design Verification Engineer for Cellular SoC (m/f/d) @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.