Resume and JobRESUME AND JOB
Apple logo

Design Verification Engineer

Apple

Design Verification Engineer

Apple logo

Apple

full-time

Posted: November 4, 2025

Number of Vacancies: 1

Job Description

Apple is where individual imaginations gather together, committing to the values that lead to great work. Every new product we build, service we create, or Apple Store experience we deliver is the result of us making each other’s ideas stronger. That happens because every one of us shares a belief that we can make something wonderful and share it with the world, changing lives for the better. It’s the diversity of our people and their thinking that inspires the innovation that runs through everything we do. When we bring everybody in, we can do the best work of our lives. Here, you’ll do more than join something — you’ll add something. Do you have a passion for innovation and technical excellence? Do you thrive on solving complex problems that push the boundaries of what's possible? Join our team to verify innovative, high-throughput cellular baseband modems and transceiver link controllers that power communication for millions of users worldwide. As a Design Verification Engineer, you'll be at the center of our silicon design group's verification efforts, ensuring the quality and reliability of next-generation cellular systems. Working on innovative baseband modems and RF link controllers for Apple's SOCs, you'll craft highly reusable UVM verification environments that set the standard for quality and efficiency. You'll develop comprehensive coverage-driven and directed test cases that thoroughly validate complex IP and subsystem designs, working closely with multi-functional teams throughout the process. In this role, you'll drive methodology innovation by deploying sophisticated tools and techniques that elevate verification practices and ensure tape-out readiness. Collaborating with product development teams across Apple, you'll help deliver cellular systems that redefine industry capabilities and enhance customer experiences globally. This position offers exceptional opportunities to deepen your expertise across cellular protocols, complex IP and subsystem architectures, advanced fabric protocols, and sophisticated debug methodologies. You'll gain experience with best-in-class design verification practices, co-verification techniques with models and firmware, and industry-standard low-power architectures. We're looking for engineers with hands-on ASIC design verification experience using reusable verification methodologies such as UVM. The ideal candidate excels at detailed test planning, adapts optimally to evolving requirements, knowledge of the latest ML based tools to improve productivity and is driven to achieve the highest quality standards. You thrive in collaborative environments and are eager to address the verification challenges inherent in complex, high-performance cellular systems. If you want to contribute to products that impact customers worldwide while advancing your technical expertise, we'd love to hear from you.

Locations

  • San Diego, California, United States 92128
  • Sunnyvale, California, United States 94085

Salary

Salary not disclosed

Estimated Salary Rangemedium confidence

25,000,000 - 50,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • passion for innovationintermediate
  • technical excellenceintermediate
  • solving complex problemsintermediate
  • design verificationintermediate
  • UVM verification environmentsintermediate
  • coverage-driven test casesintermediate
  • directed test casesintermediate
  • validate complex IP and subsystem designsintermediate
  • methodology innovationintermediate
  • deploying sophisticated tools and techniquesintermediate
  • collaborating with multi-functional teamsintermediate
  • cellular protocolsintermediate
  • complex IP and subsystem architecturesintermediate
  • advanced fabric protocolsintermediate
  • sophisticated debug methodologiesintermediate
  • best-in-class design verification practicesintermediate
  • co-verification techniquesintermediate
  • low-power architecturesintermediate
  • ASIC design verificationintermediate
  • reusable verification methodologiesintermediate
  • detailed test planningintermediate
  • adapts to evolving requirementsintermediate
  • knowledge of ML based toolsintermediate
  • thrive in collaborative environmentsintermediate
  • address verification challengesintermediate

Required Qualifications

  • Minimum requirement of a bachelor's degree. (degree)
  • Knowledge of System Verilog and UVM. (experience)
  • Experience with System C, C/C++, Python/perl. (experience)
  • Ability to develop and establishing DV Methodologies. (experience)
  • Ability to use LLMs and MCPs. (experience)
  • Ability to develop Python-based automation solutions. (experience)
  • Understanding of constraint random testing, SVA, Coverage driven verification. (experience)
  • Test planning and problem-solving skills. (experience)

Preferred Qualifications

  • Master of Science degree in Electrical Engineering/Computer Science. (degree in electrical engineering)
  • Experience in C/C++ modeling for design verification. (experience)
  • Knowledge of 4G/5G cellular physical layer operation (3GPP). (experience)
  • Experience with verification of embedded processor cores. (experience)
  • Hands-on verification experience of Bus Fabric, NOC, AHB, AXI, based bus architecture in UVM environment. (experience)
  • Knowledge of using LLMs to improve efficiency and quality of verification. (experience)
  • Understanding of prompt engineering and LLM workflow optimization. (experience)

Responsibilities

  • As a Design Verification Engineer, you'll be at the center of our silicon design group's verification efforts, ensuring the quality and reliability of next-generation cellular systems. Working on innovative baseband modems and RF link controllers for Apple's SOCs, you'll craft highly reusable UVM verification environments that set the standard for quality and efficiency. You'll develop comprehensive coverage-driven and directed test cases that thoroughly validate complex IP and subsystem designs, working closely with multi-functional teams throughout the process.
  • In this role, you'll drive methodology innovation by deploying sophisticated tools and techniques that elevate verification practices and ensure tape-out readiness. Collaborating with product development teams across Apple, you'll help deliver cellular systems that redefine industry capabilities and enhance customer experiences globally. This position offers exceptional opportunities to deepen your expertise across cellular protocols, complex IP and subsystem architectures, advanced fabric protocols, and sophisticated debug methodologies. You'll gain experience with best-in-class design verification practices, co-verification techniques with models and firmware, and industry-standard low-power architectures.
  • We're looking for engineers with hands-on ASIC design verification experience using reusable verification methodologies such as UVM. The ideal candidate excels at detailed test planning, adapts optimally to evolving requirements, knowledge of the latest ML based tools to improve productivity and is driven to achieve the highest quality standards. You thrive in collaborative environments and are eager to address the verification challenges inherent in complex, high-performance cellular systems. If you want to contribute to products that impact customers worldwide while advancing your technical expertise, we'd love to hear from you.
  • Construct detailed test plans for various components of the design including use cases, through collaborative work with multi-functional teams.
  • Create coverage driven verification plans from specifications, review and refine to achieve coverage targets.
  • Architect UVM-based, reusable test benches with components for stimulus, checkers, VIPs and reference models.
  • Leverage Large Language Models (LLMs) to enhance verification processes, delivering improvements in efficiency and quality.
  • Design and implement ML-driven workflows that increase team productivity and overall quality of verification.
  • Implement test plans from RTL simulation bring-up to sign-off; report and debug failures.
  • Maintain regressions and report the verification progress against test plans and coverage metrics.

Target Your Resume for "Design Verification Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for Design Verification Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Design Verification Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Related Jobs You May Like

No related jobs found at the moment.

Apple logo

Design Verification Engineer

Apple

Design Verification Engineer

Apple logo

Apple

full-time

Posted: November 4, 2025

Number of Vacancies: 1

Job Description

Apple is where individual imaginations gather together, committing to the values that lead to great work. Every new product we build, service we create, or Apple Store experience we deliver is the result of us making each other’s ideas stronger. That happens because every one of us shares a belief that we can make something wonderful and share it with the world, changing lives for the better. It’s the diversity of our people and their thinking that inspires the innovation that runs through everything we do. When we bring everybody in, we can do the best work of our lives. Here, you’ll do more than join something — you’ll add something. Do you have a passion for innovation and technical excellence? Do you thrive on solving complex problems that push the boundaries of what's possible? Join our team to verify innovative, high-throughput cellular baseband modems and transceiver link controllers that power communication for millions of users worldwide. As a Design Verification Engineer, you'll be at the center of our silicon design group's verification efforts, ensuring the quality and reliability of next-generation cellular systems. Working on innovative baseband modems and RF link controllers for Apple's SOCs, you'll craft highly reusable UVM verification environments that set the standard for quality and efficiency. You'll develop comprehensive coverage-driven and directed test cases that thoroughly validate complex IP and subsystem designs, working closely with multi-functional teams throughout the process. In this role, you'll drive methodology innovation by deploying sophisticated tools and techniques that elevate verification practices and ensure tape-out readiness. Collaborating with product development teams across Apple, you'll help deliver cellular systems that redefine industry capabilities and enhance customer experiences globally. This position offers exceptional opportunities to deepen your expertise across cellular protocols, complex IP and subsystem architectures, advanced fabric protocols, and sophisticated debug methodologies. You'll gain experience with best-in-class design verification practices, co-verification techniques with models and firmware, and industry-standard low-power architectures. We're looking for engineers with hands-on ASIC design verification experience using reusable verification methodologies such as UVM. The ideal candidate excels at detailed test planning, adapts optimally to evolving requirements, knowledge of the latest ML based tools to improve productivity and is driven to achieve the highest quality standards. You thrive in collaborative environments and are eager to address the verification challenges inherent in complex, high-performance cellular systems. If you want to contribute to products that impact customers worldwide while advancing your technical expertise, we'd love to hear from you.

Locations

  • San Diego, California, United States 92128
  • Sunnyvale, California, United States 94085

Salary

Salary not disclosed

Estimated Salary Rangemedium confidence

25,000,000 - 50,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • passion for innovationintermediate
  • technical excellenceintermediate
  • solving complex problemsintermediate
  • design verificationintermediate
  • UVM verification environmentsintermediate
  • coverage-driven test casesintermediate
  • directed test casesintermediate
  • validate complex IP and subsystem designsintermediate
  • methodology innovationintermediate
  • deploying sophisticated tools and techniquesintermediate
  • collaborating with multi-functional teamsintermediate
  • cellular protocolsintermediate
  • complex IP and subsystem architecturesintermediate
  • advanced fabric protocolsintermediate
  • sophisticated debug methodologiesintermediate
  • best-in-class design verification practicesintermediate
  • co-verification techniquesintermediate
  • low-power architecturesintermediate
  • ASIC design verificationintermediate
  • reusable verification methodologiesintermediate
  • detailed test planningintermediate
  • adapts to evolving requirementsintermediate
  • knowledge of ML based toolsintermediate
  • thrive in collaborative environmentsintermediate
  • address verification challengesintermediate

Required Qualifications

  • Minimum requirement of a bachelor's degree. (degree)
  • Knowledge of System Verilog and UVM. (experience)
  • Experience with System C, C/C++, Python/perl. (experience)
  • Ability to develop and establishing DV Methodologies. (experience)
  • Ability to use LLMs and MCPs. (experience)
  • Ability to develop Python-based automation solutions. (experience)
  • Understanding of constraint random testing, SVA, Coverage driven verification. (experience)
  • Test planning and problem-solving skills. (experience)

Preferred Qualifications

  • Master of Science degree in Electrical Engineering/Computer Science. (degree in electrical engineering)
  • Experience in C/C++ modeling for design verification. (experience)
  • Knowledge of 4G/5G cellular physical layer operation (3GPP). (experience)
  • Experience with verification of embedded processor cores. (experience)
  • Hands-on verification experience of Bus Fabric, NOC, AHB, AXI, based bus architecture in UVM environment. (experience)
  • Knowledge of using LLMs to improve efficiency and quality of verification. (experience)
  • Understanding of prompt engineering and LLM workflow optimization. (experience)

Responsibilities

  • As a Design Verification Engineer, you'll be at the center of our silicon design group's verification efforts, ensuring the quality and reliability of next-generation cellular systems. Working on innovative baseband modems and RF link controllers for Apple's SOCs, you'll craft highly reusable UVM verification environments that set the standard for quality and efficiency. You'll develop comprehensive coverage-driven and directed test cases that thoroughly validate complex IP and subsystem designs, working closely with multi-functional teams throughout the process.
  • In this role, you'll drive methodology innovation by deploying sophisticated tools and techniques that elevate verification practices and ensure tape-out readiness. Collaborating with product development teams across Apple, you'll help deliver cellular systems that redefine industry capabilities and enhance customer experiences globally. This position offers exceptional opportunities to deepen your expertise across cellular protocols, complex IP and subsystem architectures, advanced fabric protocols, and sophisticated debug methodologies. You'll gain experience with best-in-class design verification practices, co-verification techniques with models and firmware, and industry-standard low-power architectures.
  • We're looking for engineers with hands-on ASIC design verification experience using reusable verification methodologies such as UVM. The ideal candidate excels at detailed test planning, adapts optimally to evolving requirements, knowledge of the latest ML based tools to improve productivity and is driven to achieve the highest quality standards. You thrive in collaborative environments and are eager to address the verification challenges inherent in complex, high-performance cellular systems. If you want to contribute to products that impact customers worldwide while advancing your technical expertise, we'd love to hear from you.
  • Construct detailed test plans for various components of the design including use cases, through collaborative work with multi-functional teams.
  • Create coverage driven verification plans from specifications, review and refine to achieve coverage targets.
  • Architect UVM-based, reusable test benches with components for stimulus, checkers, VIPs and reference models.
  • Leverage Large Language Models (LLMs) to enhance verification processes, delivering improvements in efficiency and quality.
  • Design and implement ML-driven workflows that increase team productivity and overall quality of verification.
  • Implement test plans from RTL simulation bring-up to sign-off; report and debug failures.
  • Maintain regressions and report the verification progress against test plans and coverage metrics.

Target Your Resume for "Design Verification Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for Design Verification Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Design Verification Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Related Jobs You May Like

No related jobs found at the moment.