Resume and JobRESUME AND JOB
Apple logo

GPU Physical Design Clocking Engineer

Apple

Engineering Jobs

GPU Physical Design Clocking Engineer

full-timePosted: Apr 1, 2025

Job Description

Do you love building elegant solutions to highly complex challenges? As part of our Silicon Technologies group, you’ll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC)! You’ll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means you’ll be responsible for crafting and building the technology that fuels Apple’s devices. Together, we will enable our customers to do all the things they love with their devices. This role requires a mix of strategic engineering along with hands-on, technical work. You will be implementing complete chip design from netlist to tapeout. You will have hands on experience in physical design and large chip integration. As a GPU Clocking engineer, you will collaborate with FE teams to understand chip architecture and drive clocking aspects early in design cycle. You will drive best in class clocking construction and solutions for performance, power and Area (PPA). You will collaborate to drive clocking methodologies and “best known methods” to streamline PD work, come up with guidelines and checklists, drive execution, and supervise progress. You will need to communicate and drive the needs of PD and Clocking with multi-functional teams that will enable achieving the goals of the back-end design for the project.

Locations

  • Austin, Texas, United States 78727

Salary

Estimated Salary Rangemedium confidence

30,000,000 - 80,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • strategic engineeringintermediate
  • hands-on technical workintermediate
  • chip designintermediate
  • netlist to tapeoutintermediate
  • physical designintermediate
  • large chip integrationintermediate
  • GPU Clockingintermediate
  • chip architectureintermediate
  • clocking constructionintermediate
  • performance power and Area (PPA)intermediate
  • clocking methodologiesintermediate
  • best known methodsintermediate
  • guidelines and checklistsintermediate
  • drive executionintermediate
  • supervise progressintermediate
  • communicate with multi-functional teamsintermediate
  • back-end designintermediate

Required Qualifications

  • BS + 10 years of relevant experience (experience, 10 years)
  • Experience with ASIC integration including one or more of the following: Floorplanning, Clock and Power distribution, global signal planning, and I/O planning. (experience)
  • Experience with Floorplanning tools, P&R flows, and global timing verification Flows is required. (experience)

Preferred Qualifications

  • Experience with hierarchical design approach, top-down design, budgeting, timing and physical convergence. (experience)
  • Experience planning, implementing, and analyzing high-speed clock distribution networks from the root to leaf. (experience)
  • Exposure to different strategies for clock distribution including balanced trees, mesh, and forwarded clocks. (experience)
  • Ability to use critical clock metrics revolving around latency, skew, and variation to prevent and solve sophisticated cross-hierarchy clocking issues. (experience)
  • Experience planning and crafting test structures to evaluate clocking functionality and performance post Silicon. Background in engaging with Test teams pre/post Silicon to debug and analyze problems from a clocking perspective. (experience)
  • Experience integrating IP from both internal and external vendors and be able to specify and drive IP requirements in the physical domain. (experience)
  • Experience with Physical Design topics: multiple voltage and clock domains, ESD solutions, and mixed signal block integration. (experience)
  • Experience with large subsystem designs (>20M gates) with frequencies in excess of 1GHz applying brand new technologies. (experience)
  • Familiar with various process related design issues including Design for Yield and Manufacturability, multi Vt strategies and thermal Mgt. (experience)
  • Proven track record in solving complex PD and cross functional problems, driving results directly and or directing a team of engineers to innovate and execute on world class designs. (experience)
  • Understanding of GPU architecture and design units. (experience)

Responsibilities

  • As a GPU Clocking engineer, you will collaborate with FE teams to understand chip architecture and drive clocking aspects early in design cycle. You will drive best in class clocking construction and solutions for performance, power and Area (PPA). You will collaborate to drive clocking methodologies and “best known methods” to streamline PD work, come up with guidelines and checklists, drive execution, and supervise progress. You will need to communicate and drive the needs of PD and Clocking with multi-functional teams that will enable achieving the goals of the back-end design for the project.

Target Your Resume for "GPU Physical Design Clocking Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for GPU Physical Design Clocking Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "GPU Physical Design Clocking Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for GPU Physical Design Clocking Engineer @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.

Apple logo

GPU Physical Design Clocking Engineer

Apple

Engineering Jobs

GPU Physical Design Clocking Engineer

full-timePosted: Apr 1, 2025

Job Description

Do you love building elegant solutions to highly complex challenges? As part of our Silicon Technologies group, you’ll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC)! You’ll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means you’ll be responsible for crafting and building the technology that fuels Apple’s devices. Together, we will enable our customers to do all the things they love with their devices. This role requires a mix of strategic engineering along with hands-on, technical work. You will be implementing complete chip design from netlist to tapeout. You will have hands on experience in physical design and large chip integration. As a GPU Clocking engineer, you will collaborate with FE teams to understand chip architecture and drive clocking aspects early in design cycle. You will drive best in class clocking construction and solutions for performance, power and Area (PPA). You will collaborate to drive clocking methodologies and “best known methods” to streamline PD work, come up with guidelines and checklists, drive execution, and supervise progress. You will need to communicate and drive the needs of PD and Clocking with multi-functional teams that will enable achieving the goals of the back-end design for the project.

Locations

  • Austin, Texas, United States 78727

Salary

Estimated Salary Rangemedium confidence

30,000,000 - 80,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • strategic engineeringintermediate
  • hands-on technical workintermediate
  • chip designintermediate
  • netlist to tapeoutintermediate
  • physical designintermediate
  • large chip integrationintermediate
  • GPU Clockingintermediate
  • chip architectureintermediate
  • clocking constructionintermediate
  • performance power and Area (PPA)intermediate
  • clocking methodologiesintermediate
  • best known methodsintermediate
  • guidelines and checklistsintermediate
  • drive executionintermediate
  • supervise progressintermediate
  • communicate with multi-functional teamsintermediate
  • back-end designintermediate

Required Qualifications

  • BS + 10 years of relevant experience (experience, 10 years)
  • Experience with ASIC integration including one or more of the following: Floorplanning, Clock and Power distribution, global signal planning, and I/O planning. (experience)
  • Experience with Floorplanning tools, P&R flows, and global timing verification Flows is required. (experience)

Preferred Qualifications

  • Experience with hierarchical design approach, top-down design, budgeting, timing and physical convergence. (experience)
  • Experience planning, implementing, and analyzing high-speed clock distribution networks from the root to leaf. (experience)
  • Exposure to different strategies for clock distribution including balanced trees, mesh, and forwarded clocks. (experience)
  • Ability to use critical clock metrics revolving around latency, skew, and variation to prevent and solve sophisticated cross-hierarchy clocking issues. (experience)
  • Experience planning and crafting test structures to evaluate clocking functionality and performance post Silicon. Background in engaging with Test teams pre/post Silicon to debug and analyze problems from a clocking perspective. (experience)
  • Experience integrating IP from both internal and external vendors and be able to specify and drive IP requirements in the physical domain. (experience)
  • Experience with Physical Design topics: multiple voltage and clock domains, ESD solutions, and mixed signal block integration. (experience)
  • Experience with large subsystem designs (>20M gates) with frequencies in excess of 1GHz applying brand new technologies. (experience)
  • Familiar with various process related design issues including Design for Yield and Manufacturability, multi Vt strategies and thermal Mgt. (experience)
  • Proven track record in solving complex PD and cross functional problems, driving results directly and or directing a team of engineers to innovate and execute on world class designs. (experience)
  • Understanding of GPU architecture and design units. (experience)

Responsibilities

  • As a GPU Clocking engineer, you will collaborate with FE teams to understand chip architecture and drive clocking aspects early in design cycle. You will drive best in class clocking construction and solutions for performance, power and Area (PPA). You will collaborate to drive clocking methodologies and “best known methods” to streamline PD work, come up with guidelines and checklists, drive execution, and supervise progress. You will need to communicate and drive the needs of PD and Clocking with multi-functional teams that will enable achieving the goals of the back-end design for the project.

Target Your Resume for "GPU Physical Design Clocking Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for GPU Physical Design Clocking Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "GPU Physical Design Clocking Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for GPU Physical Design Clocking Engineer @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.