Resume and JobRESUME AND JOB
Apple logo

Power Integrity Engineer

Apple

Engineering Jobs

Power Integrity Engineer

full-timePosted: Oct 15, 2025

Job Description

Do you like to work on groundbreaking technologies that enable amazing new products? Do you have the attention for details and love for precision to work towards an outstanding result? We are looking for a dedicated and passionate SoC Power Integrity Engineer to join our team in Hardware Technology Group. In this role, you will be responsible for the development, implementation, and verification of Power Integrity solutions for SoCs used in Apple devices (iPhone/iPad/Mac etc.). You will work with cross-functional teams to define off-die droop budgets, design and implement an end-to-end power delivery network (PDN) solution throughout PMU/PCB/PKG/Interposer/Die, and verify the quality of the power integrity using lab measurements. • Definition of the PDN architecture and design solution space for systems across a wide range of power specifications. • Power delivery modeling, simulation, and characterization for die, interposer, package, board, and Voltage Regulator. • Close collaboration with multi-functional teams to design end-to-end power delivery systems for both current and future generations. • Broad responsibility on all SoC droop related topics, including on-die inrush, off-die droop budget, PDN signoffs, noise coupling analysis, voltage guard band, active droop mitigation etc.

Locations

  • San Francisco Bay Area, California, United States
  • San Diego, California, United States 92128

Salary

Estimated Salary Rangemedium confidence

25,000,000 - 60,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • attention to detailintermediate
  • precisionintermediate
  • dedicationintermediate
  • passionintermediate
  • development of Power Integrity solutionsintermediate
  • implementation of Power Integrity solutionsintermediate
  • verification of Power Integrity solutionsintermediate
  • defining off-die droop budgetsintermediate
  • designing power delivery network (PDN)intermediate
  • implementing end-to-end PDN solutionsintermediate
  • verifying power integrity using lab measurementsintermediate
  • definition of PDN architectureintermediate
  • power delivery modelingintermediate
  • power delivery simulationintermediate
  • power delivery characterizationintermediate
  • collaboration with cross-functional teamsintermediate
  • noise coupling analysisintermediate
  • active droop mitigationintermediate

Required Qualifications

  • BS and 10 +years of relevant industry experience. (experience)

Preferred Qualifications

  • M.S and or Ph.D. with academic background in Power/Signal Integrity, Power Electronics or Analog Circuit Design. (experience)
  • Understanding of power supply architecture covering multi-stage voltage regulator technologies, PCB and package design trends and trade-offs, and chip supply design including low-power and high-power design methodologies. (experience)
  • Experience in PI/SI methodology development, PDN modeling from system to die, and lab correlation/validation. (experience)
  • Proficiency in Python coding, AI/ML assisted automation experience. (experience)
  • Experience in design and analysis of product power supply solution. (experience)
  • Deep understanding of Voltage Regulator design principles and electrical performance in the system environment. (experience)
  • Good knowledge in 3D/2D EM simulation tools, electromagnetic and transmission line theory. (experience)
  • Familiar with lab equipment including but not limited to VNA, real-time scope, spectrum analyzer. (experience)
  • Ability to work and communicate efficiently in a multi-functional teams. (experience)

Responsibilities

  • • Definition of the PDN architecture and design solution space for systems across a wide range of power specifications.
  • • Power delivery modeling, simulation, and characterization for die, interposer, package, board, and Voltage Regulator.
  • • Close collaboration with multi-functional teams to design end-to-end power delivery systems for both current and future generations.
  • • Broad responsibility on all SoC droop related topics, including on-die inrush, off-die droop budget, PDN signoffs, noise coupling analysis, voltage guard band, active droop mitigation etc.
  • Conduct end-to-end simulation studies including modeling of die/interposer/PKG/PCB/PMU, to meet stringent impedance and voltage droop spec.
  • Provide implementation guidelines and feedback to silicon, package, system design and other cross-functional teams.
  • Perform feasibility study for silicon floorplan, advanced droop mitigation schemes, voltage regulator modeling and tuning, system mockup design etc.
  • Perform model to hardware correlation on component and product/system level.

Target Your Resume for "Power Integrity Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for Power Integrity Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Power Integrity Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for Power Integrity Engineer @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.

Apple logo

Power Integrity Engineer

Apple

Engineering Jobs

Power Integrity Engineer

full-timePosted: Oct 15, 2025

Job Description

Do you like to work on groundbreaking technologies that enable amazing new products? Do you have the attention for details and love for precision to work towards an outstanding result? We are looking for a dedicated and passionate SoC Power Integrity Engineer to join our team in Hardware Technology Group. In this role, you will be responsible for the development, implementation, and verification of Power Integrity solutions for SoCs used in Apple devices (iPhone/iPad/Mac etc.). You will work with cross-functional teams to define off-die droop budgets, design and implement an end-to-end power delivery network (PDN) solution throughout PMU/PCB/PKG/Interposer/Die, and verify the quality of the power integrity using lab measurements. • Definition of the PDN architecture and design solution space for systems across a wide range of power specifications. • Power delivery modeling, simulation, and characterization for die, interposer, package, board, and Voltage Regulator. • Close collaboration with multi-functional teams to design end-to-end power delivery systems for both current and future generations. • Broad responsibility on all SoC droop related topics, including on-die inrush, off-die droop budget, PDN signoffs, noise coupling analysis, voltage guard band, active droop mitigation etc.

Locations

  • San Francisco Bay Area, California, United States
  • San Diego, California, United States 92128

Salary

Estimated Salary Rangemedium confidence

25,000,000 - 60,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • attention to detailintermediate
  • precisionintermediate
  • dedicationintermediate
  • passionintermediate
  • development of Power Integrity solutionsintermediate
  • implementation of Power Integrity solutionsintermediate
  • verification of Power Integrity solutionsintermediate
  • defining off-die droop budgetsintermediate
  • designing power delivery network (PDN)intermediate
  • implementing end-to-end PDN solutionsintermediate
  • verifying power integrity using lab measurementsintermediate
  • definition of PDN architectureintermediate
  • power delivery modelingintermediate
  • power delivery simulationintermediate
  • power delivery characterizationintermediate
  • collaboration with cross-functional teamsintermediate
  • noise coupling analysisintermediate
  • active droop mitigationintermediate

Required Qualifications

  • BS and 10 +years of relevant industry experience. (experience)

Preferred Qualifications

  • M.S and or Ph.D. with academic background in Power/Signal Integrity, Power Electronics or Analog Circuit Design. (experience)
  • Understanding of power supply architecture covering multi-stage voltage regulator technologies, PCB and package design trends and trade-offs, and chip supply design including low-power and high-power design methodologies. (experience)
  • Experience in PI/SI methodology development, PDN modeling from system to die, and lab correlation/validation. (experience)
  • Proficiency in Python coding, AI/ML assisted automation experience. (experience)
  • Experience in design and analysis of product power supply solution. (experience)
  • Deep understanding of Voltage Regulator design principles and electrical performance in the system environment. (experience)
  • Good knowledge in 3D/2D EM simulation tools, electromagnetic and transmission line theory. (experience)
  • Familiar with lab equipment including but not limited to VNA, real-time scope, spectrum analyzer. (experience)
  • Ability to work and communicate efficiently in a multi-functional teams. (experience)

Responsibilities

  • • Definition of the PDN architecture and design solution space for systems across a wide range of power specifications.
  • • Power delivery modeling, simulation, and characterization for die, interposer, package, board, and Voltage Regulator.
  • • Close collaboration with multi-functional teams to design end-to-end power delivery systems for both current and future generations.
  • • Broad responsibility on all SoC droop related topics, including on-die inrush, off-die droop budget, PDN signoffs, noise coupling analysis, voltage guard band, active droop mitigation etc.
  • Conduct end-to-end simulation studies including modeling of die/interposer/PKG/PCB/PMU, to meet stringent impedance and voltage droop spec.
  • Provide implementation guidelines and feedback to silicon, package, system design and other cross-functional teams.
  • Perform feasibility study for silicon floorplan, advanced droop mitigation schemes, voltage regulator modeling and tuning, system mockup design etc.
  • Perform model to hardware correlation on component and product/system level.

Target Your Resume for "Power Integrity Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for Power Integrity Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Power Integrity Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for Power Integrity Engineer @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.