Resume and JobRESUME AND JOB
Apple logo

SoC Physical Design Engineer, PnR

Apple

Engineering Jobs

SoC Physical Design Engineer, PnR

full-timePosted: Oct 28, 2025

Job Description

Imagine what you could do here! At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hardworking people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver the next groundbreaking Apple product! In this visible role, you will be directly responsible for the physical implementation of design partition(s) (from netlist to tapeout) for a highly complex SOC utilizing innovative process technology. - Work with the logic design team to understand partition architecture and drive physical aspects early in the design cycle. - Complete netlist to GDS2 implementation for partition(s) meeting schedule and design goals. - Timing, physical and electrical verification, and driving the signoff closure for the partitions. - Resolve and improve design and flow issues related to physical design, identify potential solutions, and drive execution. - Drive optimization of PnR partitions, to achieve best Power/Performance/Area.

Locations

  • Beaverton, Oregon, United States 97005

Salary

Estimated Salary Rangemedium confidence

2,500,000 - 5,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • physical implementation of design partitionsintermediate
  • netlist to tapeoutintermediate
  • SOC designintermediate
  • innovative process technologyintermediate
  • logic designintermediate
  • partition architectureintermediate
  • netlist to GDS2 implementationintermediate
  • timing verificationintermediate
  • physical verificationintermediate
  • electrical verificationintermediate
  • signoff closureintermediate
  • design and flow issues resolutionintermediate
  • PnR optimizationintermediate
  • Power/Performance/Area optimizationintermediate

Required Qualifications

  • Minimum BS and 10+ years of relevant industry experience (experience, 10 years)

Preferred Qualifications

  • MS in Electrical/Electronics/Computer Engineering or related field. (experience)
  • Experience with partition level P&R implementation including floorplanning, clock and power distribution, timing closure, physical and electrical verification. (experience)
  • Experience with physical design construction and analysis flows and methodology. (experience)
  • Experience with large SOC designs (>20M gates) with frequencies in excess of 1GHZ. (experience)
  • Familiar with various process-related design issues including Design for Yield and Manufacturability and multi-vt strategies. (experience)
  • Experience with industry standard tools, understanding their capabilities and underlying algorithms. (experience)
  • Experience with typical SOC issues such as multiple voltage and clock domains and mixed signal block integration. (experience)
  • From a CAD perspective, experience with floorplanning tools, P&R flows, global timing verification, and physical design verification flows. (experience)
  • Ability to adhere to stringent schedule and die size requirements. (experience)
  • Strong communication skills. (experience)

Responsibilities

  • - Work with the logic design team to understand partition architecture and drive physical aspects early in the design cycle.
  • - Complete netlist to GDS2 implementation for partition(s) meeting schedule and design goals.
  • - Timing, physical and electrical verification, and driving the signoff closure for the partitions.
  • - Resolve and improve design and flow issues related to physical design, identify potential solutions, and drive execution.
  • - Drive optimization of PnR partitions, to achieve best Power/Performance/Area.

Target Your Resume for "SoC Physical Design Engineer, PnR" , Apple

Get personalized recommendations to optimize your resume specifically for SoC Physical Design Engineer, PnR. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "SoC Physical Design Engineer, PnR" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for SoC Physical Design Engineer, PnR @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.

Apple logo

SoC Physical Design Engineer, PnR

Apple

Engineering Jobs

SoC Physical Design Engineer, PnR

full-timePosted: Oct 28, 2025

Job Description

Imagine what you could do here! At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hardworking people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver the next groundbreaking Apple product! In this visible role, you will be directly responsible for the physical implementation of design partition(s) (from netlist to tapeout) for a highly complex SOC utilizing innovative process technology. - Work with the logic design team to understand partition architecture and drive physical aspects early in the design cycle. - Complete netlist to GDS2 implementation for partition(s) meeting schedule and design goals. - Timing, physical and electrical verification, and driving the signoff closure for the partitions. - Resolve and improve design and flow issues related to physical design, identify potential solutions, and drive execution. - Drive optimization of PnR partitions, to achieve best Power/Performance/Area.

Locations

  • Beaverton, Oregon, United States 97005

Salary

Estimated Salary Rangemedium confidence

2,500,000 - 5,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • physical implementation of design partitionsintermediate
  • netlist to tapeoutintermediate
  • SOC designintermediate
  • innovative process technologyintermediate
  • logic designintermediate
  • partition architectureintermediate
  • netlist to GDS2 implementationintermediate
  • timing verificationintermediate
  • physical verificationintermediate
  • electrical verificationintermediate
  • signoff closureintermediate
  • design and flow issues resolutionintermediate
  • PnR optimizationintermediate
  • Power/Performance/Area optimizationintermediate

Required Qualifications

  • Minimum BS and 10+ years of relevant industry experience (experience, 10 years)

Preferred Qualifications

  • MS in Electrical/Electronics/Computer Engineering or related field. (experience)
  • Experience with partition level P&R implementation including floorplanning, clock and power distribution, timing closure, physical and electrical verification. (experience)
  • Experience with physical design construction and analysis flows and methodology. (experience)
  • Experience with large SOC designs (>20M gates) with frequencies in excess of 1GHZ. (experience)
  • Familiar with various process-related design issues including Design for Yield and Manufacturability and multi-vt strategies. (experience)
  • Experience with industry standard tools, understanding their capabilities and underlying algorithms. (experience)
  • Experience with typical SOC issues such as multiple voltage and clock domains and mixed signal block integration. (experience)
  • From a CAD perspective, experience with floorplanning tools, P&R flows, global timing verification, and physical design verification flows. (experience)
  • Ability to adhere to stringent schedule and die size requirements. (experience)
  • Strong communication skills. (experience)

Responsibilities

  • - Work with the logic design team to understand partition architecture and drive physical aspects early in the design cycle.
  • - Complete netlist to GDS2 implementation for partition(s) meeting schedule and design goals.
  • - Timing, physical and electrical verification, and driving the signoff closure for the partitions.
  • - Resolve and improve design and flow issues related to physical design, identify potential solutions, and drive execution.
  • - Drive optimization of PnR partitions, to achieve best Power/Performance/Area.

Target Your Resume for "SoC Physical Design Engineer, PnR" , Apple

Get personalized recommendations to optimize your resume specifically for SoC Physical Design Engineer, PnR. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "SoC Physical Design Engineer, PnR" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for SoC Physical Design Engineer, PnR @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.