Resume and JobRESUME AND JOB
Apple logo

Wireless PHY Design Verification Engineer

Apple

Engineering Jobs

Wireless PHY Design Verification Engineer

full-timePosted: Oct 23, 2025

Job Description

Join Apple's Wireless Connectivity team developing state-of-the-art WiFi SoCs that power hundreds of millions of Apple products worldwide. You'll be part of our vertically integrated organization shaping next-gen wireless technology from concept through production. As a Wireless PHY Design Verification Engineer, you'll ensure first-time-right silicon success through sophisticated testbenches, comprehensive scenarios, and cutting-edge verification methodologies—enabling multi-gigabit wireless technology connecting the world! As a Wireless PHY Design Verification Engineer, you'll verify sophisticated WiFi PHY digital systems spanning time/frequency-domain processing, hardware acceleration, calibration engines, and protocol implementation. You'll architect verification strategies for high-rate, low-power, low-latency, and multi-link wireless features enabling advanced applications across Apple's product ecosystem. You'll own subsystem verification from test planning through coverage closure—building environments, constrained random scenarios, and applying analytics methodologies to deliver exceptional wireless silicon.

Locations

  • San Diego, California, United States 92128
  • Sunnyvale, California, United States 94085

Salary

Estimated Salary Rangemedium confidence

25,000,000 - 60,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • developing WiFi SoCsintermediate
  • shaping wireless technologyintermediate
  • PHY Design Verificationintermediate
  • sophisticated testbenchesintermediate
  • comprehensive scenariosintermediate
  • cutting-edge verification methodologiesintermediate
  • verifying WiFi PHY digital systemsintermediate
  • time/frequency-domain processingintermediate
  • hardware accelerationintermediate
  • calibration enginesintermediate
  • protocol implementationintermediate
  • architect verification strategiesintermediate
  • high-rate wireless featuresintermediate
  • low-power wireless featuresintermediate
  • low-latency wireless featuresintermediate
  • multi-link wireless featuresintermediate
  • subsystem verificationintermediate
  • test planningintermediate
  • coverage closureintermediate
  • building environmentsintermediate
  • constrained random scenariosintermediate
  • analytics methodologiesintermediate

Required Qualifications

  • BS and a minimum of 3 years of relevant industry experience. (experience, 3 years)
  • Track record of several tapeout cycles of sophisticated designs. (experience)
  • Experience verifying wireless, DSP, or digital communication systems. (experience)
  • Knowledge of ASIC verification flows with SystemVerilog / UVM including testbench architecture, scenario creation, and coverage-driven methodologies. (experience)
  • Experience developing verification environments, bringing up complex designs, and debugging simulations. (experience)
  • Experience with constrained random testing, functional coverage implementation, and assertion-based verification. (experience)

Preferred Qualifications

  • Knowledge of IEEE 802.11 wireless protocols, Bluetooth, Cellular, or similar communication systems. (experience)
  • Experience with applying / integrating System models utilizing DPIs. (experience)
  • Understanding of DSP algorithms verification strategies (Bit / Cycle matching, Assertions). (experience)
  • Experience with transaction-level modeling including packet-based approaches (scoreboarding, protocols). (experience)

Responsibilities

  • As a Wireless PHY Design Verification Engineer, you'll verify sophisticated WiFi PHY digital systems spanning time/frequency-domain processing, hardware acceleration, calibration engines, and protocol implementation. You'll architect verification strategies for high-rate, low-power, low-latency, and multi-link wireless features enabling advanced applications across Apple's product ecosystem. You'll own subsystem verification from test planning through coverage closure—building environments, constrained random scenarios, and applying analytics methodologies to deliver exceptional wireless silicon.
  • Develop sophisticated UVM environments and bus functional models for complex DSP subsystems and IEEE 802.11 protocol.
  • Own subsystem verification from test planning and environment bring-up through feature closure.
  • Develop UVM testbench environments, bus functional models (BFMs), assertions, and infrastructure / DPIs to utilizing algorithm models.
  • Architect and implement constrained random scenarios exercising complex protocol interactions.
  • Apply data-driven verification closure through coverage tracking, issue tracking, gap identification, and metrics.
  • Drive verification strategy with cross-functional Systems / Design teams to achieve coverage closure across complex domains.

Target Your Resume for "Wireless PHY Design Verification Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for Wireless PHY Design Verification Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Wireless PHY Design Verification Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for Wireless PHY Design Verification Engineer @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.

Apple logo

Wireless PHY Design Verification Engineer

Apple

Engineering Jobs

Wireless PHY Design Verification Engineer

full-timePosted: Oct 23, 2025

Job Description

Join Apple's Wireless Connectivity team developing state-of-the-art WiFi SoCs that power hundreds of millions of Apple products worldwide. You'll be part of our vertically integrated organization shaping next-gen wireless technology from concept through production. As a Wireless PHY Design Verification Engineer, you'll ensure first-time-right silicon success through sophisticated testbenches, comprehensive scenarios, and cutting-edge verification methodologies—enabling multi-gigabit wireless technology connecting the world! As a Wireless PHY Design Verification Engineer, you'll verify sophisticated WiFi PHY digital systems spanning time/frequency-domain processing, hardware acceleration, calibration engines, and protocol implementation. You'll architect verification strategies for high-rate, low-power, low-latency, and multi-link wireless features enabling advanced applications across Apple's product ecosystem. You'll own subsystem verification from test planning through coverage closure—building environments, constrained random scenarios, and applying analytics methodologies to deliver exceptional wireless silicon.

Locations

  • San Diego, California, United States 92128
  • Sunnyvale, California, United States 94085

Salary

Estimated Salary Rangemedium confidence

25,000,000 - 60,000,000 INR / yearly

Source: ai estimated

* This is an estimated range based on market data and may vary based on experience and qualifications.

Skills Required

  • developing WiFi SoCsintermediate
  • shaping wireless technologyintermediate
  • PHY Design Verificationintermediate
  • sophisticated testbenchesintermediate
  • comprehensive scenariosintermediate
  • cutting-edge verification methodologiesintermediate
  • verifying WiFi PHY digital systemsintermediate
  • time/frequency-domain processingintermediate
  • hardware accelerationintermediate
  • calibration enginesintermediate
  • protocol implementationintermediate
  • architect verification strategiesintermediate
  • high-rate wireless featuresintermediate
  • low-power wireless featuresintermediate
  • low-latency wireless featuresintermediate
  • multi-link wireless featuresintermediate
  • subsystem verificationintermediate
  • test planningintermediate
  • coverage closureintermediate
  • building environmentsintermediate
  • constrained random scenariosintermediate
  • analytics methodologiesintermediate

Required Qualifications

  • BS and a minimum of 3 years of relevant industry experience. (experience, 3 years)
  • Track record of several tapeout cycles of sophisticated designs. (experience)
  • Experience verifying wireless, DSP, or digital communication systems. (experience)
  • Knowledge of ASIC verification flows with SystemVerilog / UVM including testbench architecture, scenario creation, and coverage-driven methodologies. (experience)
  • Experience developing verification environments, bringing up complex designs, and debugging simulations. (experience)
  • Experience with constrained random testing, functional coverage implementation, and assertion-based verification. (experience)

Preferred Qualifications

  • Knowledge of IEEE 802.11 wireless protocols, Bluetooth, Cellular, or similar communication systems. (experience)
  • Experience with applying / integrating System models utilizing DPIs. (experience)
  • Understanding of DSP algorithms verification strategies (Bit / Cycle matching, Assertions). (experience)
  • Experience with transaction-level modeling including packet-based approaches (scoreboarding, protocols). (experience)

Responsibilities

  • As a Wireless PHY Design Verification Engineer, you'll verify sophisticated WiFi PHY digital systems spanning time/frequency-domain processing, hardware acceleration, calibration engines, and protocol implementation. You'll architect verification strategies for high-rate, low-power, low-latency, and multi-link wireless features enabling advanced applications across Apple's product ecosystem. You'll own subsystem verification from test planning through coverage closure—building environments, constrained random scenarios, and applying analytics methodologies to deliver exceptional wireless silicon.
  • Develop sophisticated UVM environments and bus functional models for complex DSP subsystems and IEEE 802.11 protocol.
  • Own subsystem verification from test planning and environment bring-up through feature closure.
  • Develop UVM testbench environments, bus functional models (BFMs), assertions, and infrastructure / DPIs to utilizing algorithm models.
  • Architect and implement constrained random scenarios exercising complex protocol interactions.
  • Apply data-driven verification closure through coverage tracking, issue tracking, gap identification, and metrics.
  • Drive verification strategy with cross-functional Systems / Design teams to achieve coverage closure across complex domains.

Target Your Resume for "Wireless PHY Design Verification Engineer" , Apple

Get personalized recommendations to optimize your resume specifically for Wireless PHY Design Verification Engineer. Takes only 15 seconds!

AI-powered keyword optimization
Skills matching & gap analysis
Experience alignment suggestions

Check Your ATS Score for "Wireless PHY Design Verification Engineer" , Apple

Find out how well your resume matches this job's requirements. Get comprehensive analysis including ATS compatibility, keyword matching, skill gaps, and personalized recommendations.

ATS compatibility check
Keyword optimization analysis
Skill matching & gap identification
Format & readability score

Tags & Categories

Hardware

Answer 10 quick questions to check your fit for Wireless PHY Design Verification Engineer @ Apple.

Quiz Challenge
10 Questions
~2 Minutes
Instant Score

Related Books and Jobs

No related jobs found at the moment.